# Modeling the Dishing and Erosion in Copper CMP

SFR Workshop November 14, 2001 Runzi Chang, Costas Spanos Berkeley, CA

2001 GOAL: Develop periodic grating metrology to support integrated CMP model (with Dornfeld and Talbot) (done); Define research plan to explore the non-uniformity issues in the copper damascene process



# Motivation

- Non-uniformity problems on patterned wafers during copper CMP become the bottleneck in improving fabrication yield.
- First-principle based model can help optimize the operation of CMP and drive the technology further in the long run.
- The decoupling of systematic interconnect variation (due to CMP) from the total variability can help IC designers try more aggressive circuit design.\*.

[1] Y. Liu; S.R. Nassif et. All, "Impact of interconnect variations on the clock skew of a gigahertz microprocessor," Proceedings of the Design Automation Conference, 2000. pages 168–171

[2] Z. Lin, C.J. Spanos et. All, "Circuit Sensitivity to Interconnect Variation," IEEE Trans. Semiconductor Manufacturing, Vol. 11, No.4, November 1998.



<sup>\*</sup> References:

#### Previous Experiments on Oxide CMP



- Extracted profiles match SEM pictures with 5nm precision
- Scatterometry is the non-destructive, faster metrology for CMP



# From Oxide to Copper

- Transferring ideas from the oxide CMP modeling efforts
  - Idea of the planarization length and window
  - Idea of the Berkeley 2000.4 mask design
- Transferring results
  - The metrological capability of library-based scatterometry which gives non-destructive measurements on oxide profiles
  - The proportionality between the effective pattern density and the polishing rate
  - The step height dependency analysis
- Build new models on oxide erosion and copper dishing



#### Dishing and Erosion Effects



- Oxide erosion and Cu dishing in the Cu damascene process are the limiting factors for yield improvement.
- A simple HSPICE simulation shows that 100Å (~5%) Cu loss may degrade the interconnect performance by ~4.6% for the 0.25µm technology.



### Framework on Erosion Modeling

• Erosion can be treated as a oxide polishing problem. We need to use the "integrated" effective pattern density, which considers the ratio of the copper area within the window



Copper lines are in partial contact with the pad, so the effective pattern density will be based on the area of copper in the window (with planarization length)



## Frame Work on Dishing Modeling



- Dishing is strongly related to pad asperity, Young's modulus of the pad and the chemical aspects of slurry.
- The primary calculation results based on this model show that the dishing percentage (conductivity loss ratio) is proportional to the square of line width.



11/14/2001

#### **Experimental Plan**

- Mask will include E-test structures with different pattern density, line width, pitch size, etc.
- Scatterometry gratings will also be included.



# 2002 and 2003 Goals

• Finish mask design, design of experiments and copper damascene process data collection (with Dornfeld and Talbot), by 8/31/2002.

• Develop comprehensive chemical and mechanical model (with Dornfeld and Talbot); Evaluate the CMP variation impact on interconnect, by 8/31/2003.

